課程目錄: 嵌入式系統(tǒng)FPGA設(shè)計簡介培訓(xùn)
4401 人關(guān)注
(78637/99817)
課程大綱:

    嵌入式系統(tǒng)FPGA設(shè)計簡介培訓(xùn)

 

 

 

 

What's this programmable logic stuff anyway? History and Architecture
What's this programmable logic stuff anyway? In
Module 1 you learn about the history and architecture of programmable logic devices including
Field Programmable Gate Arrays (FPGAs). You will learn how to describe the difference between an
FPGA, a CPLD, an ASSP, and an ASIC, recite the historical development of programmable logic devices;
and design logic circuits using LUTs. Examples will include designs of digital adders and multipliers in FPGAs.
FPGA Design Tool Flow; An Example DesignIn
Module 2 you will install and use sophisticated FPGA design tools to create an example design.
You will learn the steps in the standard
FPGA design flow, how to use Intel Altera’s Quartus Prime Development Suite to create a pipelined multiplier,
and how to verify the integrity of the design using
the RTL Viewer and by simulation using ModelSim.
Using the TimeQuest timing analyzer, you will analyze the timing of your design to achieve timing closure.
FPGA Architectures: SRAM, FLASH, and Anti-fuseFPGAs are programmable,
and the program resides in a memory which determines how the logic and routing in the device is configured.
In Module 3 you will learn the pros and cons of FLASH-based, SRAM-based, and Anti-Fuse based FPGAs.
A survey of modern FPGA architectures will give you the tools to determine which type of
FPGA is the best fit for a design. Architectures will be explored from
the basic core logic cell up to consideration of large Intellectual Property (IP) blocks that are available on many FPGAs.
Programmable logic design using schematic entry design tools
In module 4 you will extend and enhance your design from module 2, completing the design by adding IP blocks,
implementing pin assignments and creating a programming file for
the FPGA. One outcome will be improved design productivity, by use of design techniques like pipelining,
and by the use of system design tools like Qsys,
the system design tool in Quartus Prime.
You will complete a Qsys system design by creating a NIOS II softcore processor design,
which quickly gives you the powerful ability to customize a processor to meet your specific needs.

国产一区二区精品久久| 精品剧情v国产在线麻豆| 国产精品一香蕉国产线看观看| 久久亚洲精品中文字幕| 国产偷窥熟女精品视频大全| 91精品久久久久久久久久| 国产精品国产三级国产a| 精品亚洲aⅴ在线观看| 国产一区二区三区精品视频| 精品av天堂毛片久久久| 久久亚洲精品成人无码网站| 亚洲线精品一区二区三区 | 日本h在线精品免费观看| 国产精品香港三级国产AV| 老司机免费午夜精品视频| 国产精品入口在线看麻豆| 亚洲欧洲国产精品你懂的| 精品视频在线观看你懂的一区 | 亚洲精品国产suv一区88| 日本伊人精品一区二区三区| 久久免费国产精品| 国产在线91区精品| 99久久这里只精品国产免费 | 精品蜜臀久久久久99网站| 久久er国产精品免费观看2| 国产精品黄页免费高清在线观看| 日韩国产精品亚洲а∨天堂免| 精品人妻系列无码天堂| 国产午夜精品视频| 99re66热这里只有精品| 亚洲精品乱码久久久久久蜜桃 | 成人精品视频一区二区三区尤物 | 在线观看自拍少妇精品| 国产91精品一区二区麻豆亚洲| 在线观看精品国产福利片100| 精品无人区麻豆乱码无限制| 538精品视频在线观看mp4| 四虎影视永久在线观看精品| 久久er热视频在这里精品| 国产精品亚洲成在人线| 亚洲一区二区三区在线观看精品中文 |